Fundraising September 15, 2024 – October 1, 2024 About fundraising

High-level estimation and exploration of reliability for...

High-level estimation and exploration of reliability for multi-processor system-on-chip

Chattopadhyay, Anupam, Wang, Zheng
How much do you like this book?
What’s the quality of the file?
Download the book for quality assessment
What’s the quality of the downloaded files?
This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures. .
Abstract: This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures
Categories:
Year:
2018
Publisher:
Springer
Language:
english
Pages:
197
ISBN 10:
9811010730
ISBN 13:
9789811010736
Series:
Computer architecture and design methodologies
File:
PDF, 14.81 MB
IPFS:
CID , CID Blake2b
english, 2018
This book isn't available for download due to the complaint of the copyright holder

Beware of he who would deny you access to information, for in his heart he dreams himself your master

Pravin Lal

Most frequently terms